



# SAP-3 Processor Core Design and Implementation

| Abderahman Mohamed Khalil | V23010331 |
|---------------------------|-----------|
| Ahmed Kamal               | V23010450 |
| Mohaned Tarek             | V23010449 |
| Mohamed Gamal             | V23010636 |

Delivered to Dr. Islam Yehia

# Contents

| Introduction                          | 3  |
|---------------------------------------|----|
| Design plan and team plan             | 3  |
| Blocks details                        |    |
| Memory                                |    |
| ALU                                   |    |
| Register File                         |    |
| Clock Controller                      |    |
| Output Controller                     |    |
| Controller and instruction register   |    |
| Control unit and instruction decoding |    |
| Results                               |    |
| Programming Examples                  | 10 |
| Addition code                         |    |
| Stack Testing Code                    | 11 |
| Further development                   | 13 |

# Introduction

The project discusses the design of simple as possible (SAP) 3 processor. The instruction set of the processor is similar to 8088-8086 but in a smaller version. Additional hardware is added to the main processor core to communicate with external peripherals. The specification sheet shows the processor specifications, details, instructions with timing diagram, examples of codes to be run by the processor and finally further development that intended to be made for the processor.

# Design plan and team plan

The plan is to divide the design into sub-blocks that can be designed independently and then integrate them and decide how each block will be tested. Before each design, the team must meet and agree on the inputs and outputs of each block and how the rhythm will flow.

Here is the team plan:

- ♣ Abdelrahman Khalil: the instruction register and the controller, clock, writing the testing assembly code.
- ♣ Mohaned: the ALU
- ♣ Ahmed Kamal: Register file, memory
- Mohamed Gamal: output controller, clock controller

# **Blocks details**

The design of the processor follows Von Neumann architecture. As a result, all sub blocks of the processor communicate through a single 16-bit bus transferring both address and data as shown in figure 2. The controlling lines form 35-bit word size controlled by the processor controller.



Figure 1 Processor Core Overall Block Diagram

## Memory

#### **Function Brief:**

The ram memory of the processor is 64Kb size with 16-bit addressing size. The address data that comes from the bus is buffered into the memory address register (MAR). controller controls this block using write enable and external multiplexer to control the flow of the data into the MAR.

#### <u>ALU</u>

#### **Function Brief:**

ALU which is the brain of the processor, can perform several arithmetic and logical operations including:

- **4** 8-bit addition
- Addition with carry
- 8-bit subtraction
- Subtraction with borrow
- AND, OR, Complement, XOR
- Rotate right and left
- ♣ Rotate right and left with carry
- Quick increment and decrement by 1

Also provide control to set or reset the carry. The ALU has three main registers which are:

- Accumulator
  - The main register of the ALU and stores the output of the ALU and its state is represented by the flags register
  - o All single operand operations like increment and decrement operates on it
  - o Can be modified by the ALU or the bus
- **4** Temporary register
  - o The second operand of the ALU
  - o Can be modified from the bus only
  - o Gives flexibility to do more operations (Add other registers to the Accumulator)

- ♣ Temporary register 2
  - o This register is modified by the controller only and the end user has no control over it.
  - O Stores only the value of the Accumulator during some instructions that operate with the value of the Accumulator without affecting the value of the Accumulator.

#### **Register File**

# **Function Brief:**

The register file includes all the registers mentioned in the programming model. The register file has an internal increment and decrement circuit to increment and decrement frequently used registers such as PC or SP or operate on other registers with simple control steps and without affecting the flags.

## **Clock Controller**

# **Function Brief:**

This block is used for clock gating after the program finishes. In further development this block won't cut the clock after the program ends because there will be an operating system but will cut it during idle state.

## **Output Controller**

### **Function Brief:**

This block enables the processor to communicate with the other peripherals and with the outside world.

## **Controller and instruction register**

## **Function Brief:**

The Instruction register stored the instruction to be executed. The controller decodes the instruction stored in the instruction register and controls all the other blocks of the processor through the control lines (called controlled word).

# Control unit and instruction decoding

The control unit took most of the effort. The use of "casez" was very powerful since it provided the ability to group multiple of similar instruction in the same case.

We found the idea on the internet and this image which shows a summary for 8085 instructions in compact way.

|   | Θ           | 1             | 2           | 3           | 4           | 5           | 6            | 7           | 8           | 9           | Α           | В           | С           | D           | E            | F           |
|---|-------------|---------------|-------------|-------------|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------|-------------|
| θ | NOP         | LXI<br>B,d16  |             | INX B       | INR B       | DCR B       | MVI<br>B, d8 | RLC         | -           | DAD B       | LDAX B      | DCX B       | INR C       | DCR C       | MVI<br>C, d8 | RRC         |
| 1 |             | LXI<br>D,d16  |             | INX D       | INR D       | DCR D       | MVI<br>D, d8 | RAL         | -           | DAD D       | LDAX D      | DCX D       | INR E       | DCR E       | MVI<br>E, d8 | RAR         |
| 2 |             | LXI<br>H,d16  | SHLD a16    | INX H       | INR H       | DCR H       | MVI<br>H, d8 | DAA         |             | DAD H       | LHLD a16    | DCX H       | INR L       | DCR L       | MVI<br>L, d8 | CMA         |
| 3 | •           | LXI<br>SP,d16 | STA a16     | INX SP      | INR M       | DCR M       | MVI<br>M, d8 | STC         | -           | DAD<br>SP   | LDA a16     | DCX SP      | INR A       | DCR A       | MVI<br>A, d8 | CMC         |
| 4 | MOV<br>B, B | MOV<br>B, C   | MOV<br>B, D | MOV<br>B, E | MOV<br>B, H | MOV<br>B, L | MOV<br>B, M  | MOV<br>B, A | MOV<br>C, B | MOV<br>C, C | MOV<br>C, D | MOV<br>C, E | MOV<br>C, H | MOV<br>C, L | MOV<br>C, M  | MOV<br>C, A |
| 5 | MOV<br>D, B | MOV<br>D, C   | MOV<br>D, D | MOV<br>D, E | MOV<br>D, H | MOV<br>D, L | MOV<br>D, M  | MOV<br>D, A | MOV<br>E, B | MOV<br>E, C | MOV<br>E, D | MOV<br>E, E | MOV<br>E, H | MOV<br>E, L | MOV<br>E, M  | MOV<br>E, A |
| 6 | MOV<br>H, B | MOV<br>H, C   | MOV<br>H, D | MOV<br>H, E | MOV<br>H, H | MOV<br>H, L | MOV<br>H, M  | MOV<br>H, A | MOV<br>L, B | MOV<br>L, C | MOV<br>L, D | MOV<br>L, E | MOV<br>L, H | MOV<br>L, L | MOV<br>L, M  | MOV<br>L, A |
| 7 | MOV<br>M, B | MOV<br>M, C   | MOV<br>M, D | MOV<br>M, E | MOV<br>M, H | MOV<br>M, L | HLT          | MOV<br>M, A | MOV<br>A, B | MOV<br>A, C | MOV<br>A, D | MOV<br>A, E | MOV<br>A, H | MOV<br>A, L | MOV<br>A, M  | MOV<br>A, A |
| 8 | ADD B       | ADD C         | ADD D       | ADD E       | ADD H       | ADD L       | ADD M        | ADD A       | ADC B       | ADC C       | ADC D       | ADC E       | ADC H       | ADC L       | ADC M        | ADC A       |
| 9 | SUB B       | SUB C         | SUB D       | SUB E       | SUB H       | SUB L       | SUB M        | SUB A       | SBB B       | SBB C       | SBB D       | SBB E       | SBB H       | SBB L       | SBB M        | SBB A       |
| A | ANA B       | ANA C         | ANA D       | ANA E       | ANA H       | ANA L       | ANA M        | ANA A       | XRA B       | XRA C       | XRA D       | XRA E       | XRA H       | XRA L       | XRA M        | XRA A       |
| В | ORA B       | ORA C         | ORA D       | ORA E       | ORA H       | ORA L       | ORA M        | ORA A       | CMP B       | CMP C       | CMP D       | CMP E       | CMP H       | CMP L       | CMP M        | CMP A       |
| С |             | POP B         | JNZ a16     | JMP a16     | CNZ a16     | PUSH B      | ADI d8       | -           |             | RET         | JZ a16      |             |             | CALL a16    | ACI d8       | -           |
| D |             | POP D         | JNC a16     | OUT         | CNC a16     | PUSH D      | SUI d8       | -           |             | •           | JC a16      |             |             | -           | SBI d8       | -           |
| E |             | POP H         | JPO a16     | -           | CPO a16     | PUSH H      | ANI d8       | -           |             | -           | JPE a16     | -           |             | -           | XRI d8       | -           |
| F |             | POP PSW       | JP a16      | -           | CP a16      | PUSH PSW    | ORI d8       | -           |             | -           | JM a16      | -           |             | -           | CPI d8       | -           |

| We also found that octal representation is much easier in Verilog so we followed the next table |
|-------------------------------------------------------------------------------------------------|
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |
|                                                                                                 |

|    | 0           | 1             | 2           | 3           | 4           | 5           | 6            | 7           |
|----|-------------|---------------|-------------|-------------|-------------|-------------|--------------|-------------|
| 00 | NOP         | LXI<br>B,d16  | STAX B      | INX B       | INR B       | DCR B       | MVI<br>B, d8 | RLC         |
| 01 | -           | DAD B         | LDAX B      | DCX B       | INR C       | DCR C       | MVI<br>C, d8 | RRC         |
| 02 | -           | LXI<br>D,d16  | STAX D      | INX D       | INR D       | DCR D       | MVT          |             |
| 03 | -           | DAD D         | LDAX D      | DCX D       | INR E       | DCR E       | MVI<br>E, d8 | RAR         |
| 04 | -           | LXI<br>H,d16  | SHLD a16    | INX H       | INR H       | DCR H       | MVI<br>H, d8 | DAA         |
| 05 | -           | DAD H         | LHLD a16    | DCX H       | INR L       | DCR L       | MVI<br>L, d8 | CMA         |
| 06 | •           | LXI<br>SP,d16 | STA a16     | INX SP      | INR M       | DCR M       | MVI<br>M, d8 | STC         |
| 07 | ·           | DAD<br>SP     | LDA a16     | DCX SP      | INR A       | DCR A       | MVI<br>A, d8 | CMC         |
| 10 | MOV<br>B, B | MOV<br>B, C   | MOV<br>B, D | MOV<br>B, E | MOV<br>B, H | MOV<br>B, L | MOV<br>B, M  | MOV<br>B, A |
| 11 | MOV<br>C, B | MOV<br>C, C   | MOV<br>C, D | MOV<br>C, E | MOV<br>C, H | MOV<br>C, L | MOV<br>C, M  | MOV<br>C, A |
| 12 | MOV<br>D, B | MOV<br>D, C   | MOV<br>D, D | MOV<br>D, E | MOV<br>D, H | MOV<br>D, L | MOV<br>D, M  | MOV<br>D, A |
| 13 | MOV         | MOV           | MOV         | MOV         | MOV         | MOV         | MOV          | MOV         |
| 14 | E, B<br>MOV | E, C<br>MOV   | E, D<br>MOV | E, E<br>MOV | E, H<br>MOV | E, L<br>MOV | E, M<br>MOV  | E, A<br>MOV |
| _  | H, B<br>MOV | H, C<br>MOV   | H, D<br>MOV | H, E<br>MOV | H, H<br>MOV | H, L<br>MOV | H, M<br>MOV  | H, A<br>MOV |
| 15 | L, B<br>MOV | L, C<br>MOV   | L, D<br>MOV | L, E<br>MOV | L, H<br>MOV | L, L<br>MOV | L, M         | L, A<br>MOV |
| 16 | M, B        | M, C          | M, D        | M, E        | М, Н        | M, L        | HLT          | M, A        |
| 17 | MOV<br>A, B | MOV<br>A, C   | MOV<br>A, D | MOV<br>A, E | MOV<br>A, H | MOV<br>A, L | MOV<br>A, M  | MOV<br>A, A |
| 20 | ADD B       | ADD C         | ADD D       | ADD E       | ADD H       | ADD L       | ADD M        | ADD A       |
| 21 | ADC B       | ADC C         | ADC D       | ADC E       | ADC H       | ADC L       | ADC M        | ADC A       |
| 22 | SUB B       | SUB C         | SUB D       | SUB E       | SUB H       | SUB L       | SUB M        | SUB A       |
| 23 | SBB B       | SBB C         | SBB D       | SBB E       | SBB H       | SBB L       | SBB M        | SBB A       |
| 24 | ANA B       | ANA C         | ANA D       | ANA E       | ANA H       | ANA L       | ANA M        | ANA A       |
| 25 | XRA B       | XRA C         | XRA D       | XRA E       | XRA H       | XRA L       | XRA M        | XRA A       |
| 26 | ORA B       | ORA C         | ORA D       | ORA E       | ORA H       | ORA L       | ORA M        | ORA A       |
| 27 | CMP B       | CMP C         | CMP D       | CMP E       | CMP H       | CMP L       | CMP M        | CMP A       |
| 30 | RNZ         | POP B         | JNZ a16     | JMP a16     | CNZ a16     | PUSH B      | ADI d8       | -           |
| 31 | RZ          | RET           | JZ a16      | -           | CZ a16      | CALL a16    | ACI d8       | -           |
| 32 | RNC         | POP D         | JNC a16     | OUT         | CNC a16     | PUSH D      | SUI d8       | -           |
| 33 | RC          | -             | JC a16      | -           | CC a16      | -           | SBI d8       | -           |
| 34 | RP0         | POP H         | JPO a16     | -           | CPO a16     | PUSH H      | ANI d8       | -           |
| 35 | RPE         | -             | JPE a16     | -           | CPE a16     | -           | XRI d8       | -           |
| 36 | RP          | POP PSW       | JP a16      | -           | CP a16      | PUSH PSW    | ORI d8       | -           |
| 37 | RM          | -             | JM a16      | -           | CM a16      | -           | CPI d8       | -           |

The reference could be found here:

https://pastraiser.com/cpu/i8085/i8085 opcodes.htm

# Results

We tested each block individually to make sure that there is no error with the hardware. All blocks then tested to work properly with each other via writing simple testing assembly programs. The results obtained from the simulation and implemented on the FPGA.

# **Programming Examples**

To make sure that all the processor works in harmony, 2 simple programs (Addition program and stack testing program) were written to test some of the rest of the instructions.

#### Addition code

**MVI** A, 08

**MVI** B, 04

**ADD** B

**OUT** 02

**HLT** 



Figure 2 addition program results



# Stack Testing Code

INX B

INX B

INX B

**PUSH** B

POP D

MOV A, E

**OUT** 20

| <b>\$</b> 1 →                        | Msgs  |                         |    |                         |    |     |     |    |      |     |   |
|--------------------------------------|-------|-------------------------|----|-------------------------|----|-----|-----|----|------|-----|---|
| -/ /processor_core_tb/i              |       |                         |    |                         |    |     |     |    |      |     |   |
| <pre>/processor_core_tb</pre>        |       |                         |    |                         |    |     |     |    |      |     |   |
| /processor_core_tb                   |       | $\overline{\mathbf{n}}$ | mm | $\overline{\mathbf{m}}$ | mm | mmm | www | mm |      |     | m |
| processor_core_tb  processor_core_tb |       | 0000                    |    |                         |    |     |     |    | (002 |     |   |
| processor_core_tb                    | 8'h03 | 00                      |    |                         |    |     |     |    |      | (03 |   |
|                                      |       |                         |    |                         |    |     |     |    |      |     |   |



| Input Design Statistics |                   |          |      |  |  |  |  |  |  |  |
|-------------------------|-------------------|----------|------|--|--|--|--|--|--|--|
| Number of               | LUTs              | <u>:</u> | 1159 |  |  |  |  |  |  |  |
| Number of               | DFFs              | =        | 161  |  |  |  |  |  |  |  |
| Number of               | DFFs packed to IO | :        | 0    |  |  |  |  |  |  |  |
| Number of               | Carrys            | =        | 92   |  |  |  |  |  |  |  |
| Number of               | RAMs              | -        | 4    |  |  |  |  |  |  |  |
| Number of               | ROMs              | =        | 0    |  |  |  |  |  |  |  |
| Number of               | IOs .             | -        | 8    |  |  |  |  |  |  |  |
| Number of               | GBIOs             | -        | 2    |  |  |  |  |  |  |  |
| Number of               | GBs               | :        | 1    |  |  |  |  |  |  |  |
| Number of               | WarmBoot          | :        | 0    |  |  |  |  |  |  |  |
| Number of               | PLLs              | =        | 0    |  |  |  |  |  |  |  |
|                         |                   |          |      |  |  |  |  |  |  |  |

# **Further development**

Further development could be made as follows:

- ♣ Implement approximate instructions targeting high speed and low power